- 1. What are the main factors that affect the testability of a design?
  - Complexity: The more complex a design is, the harder it is to test. A design with a large number of states or interdependencies may require more sophisticated testing strategies.
  - Modularity: Well-defined, modular designs are easier to test because individual modules can be tested independently.
  - Signal Accessibility: Testability is affected by how easily signals can be monitored or controlled. Signals that are hard to access may hinder effective testing.
  - Reset Mechanisms: Designs with complex reset conditions can complicate the testing process.
  - Clocking Scheme: Multiple clock domains or derived clocks can complicate testing by introducing timing issues.
  - Test Features: The inclusion of features like scan chains, boundary scan, or built-in self-test (BIST) can enhance testability.
- 2. Some flip-flops in my chip have their resets driven by other flip-flops within the chip. How will this affect the testability, and what's the workaround?
  - If resets of certain flip-flops are driven by other flip-flops, it can create a dependency that complicates the reset sequence during testing. This can lead to state machines not being able to enter known states easily. Workaround: Implement a dedicated test reset line or use a global reset signal that is independent of other flip-flops to initialize states during testing.
- 3. I have derived clocks in my chip. What are the testability implications, and what is the workaround for it? Derived clocks can introduce timing issues and make it difficult to ensure that all parts of the design are synchronized. This can complicate the test patterns that need to be applied.

  Workaround:Use clock domain crossing (CDC) techniques and test synchronization to ensure that signals
- 4. My chip is power sensitive, and hence, there are gated clocks in it. What are its testability implications and workaround?
  - Gated clocks can make it challenging to ensure that all parts of the design are tested under typical operating conditions. Some sections may not be active during certain tests.
  - Workaround: Use test modes that ensure all clocks are active or include additional circuitry to override gating during test modes. This may include the use of test control signals that enable clocks throughout the design.
- 5. What is the implication of combinatorial feedback loops in design testability? Combinatorial feedback loops can lead to unstable behaviour and timing issues during testing, complicating the generation of valid test patterns.

between clock domains are correctly sampled and do not lead to metastability.

- Workaround: Minimize or eliminate combinatorial feedback paths if possible. Alternatively, ensure that any feedback paths are well-structured and do not lead to ambiguous states during testing.
- 6. How does the presence of latches affect the testability, and what's the workaround?

  Latches can introduce timing hazards and state retention issues that complicate testing. They can also lead to unintended behaviours if not properly controlled.
  - Workaround: Where possible, replace latches with flip-flops. If latches are necessary, ensure that their control signals are well-defined and avoid scenarios that can lead to transparency during testing.
- 7. What is LFSR (Linear Feedback Shift Register)? What are its applications?
  - An LFSR is a shift register whose input bit is a linear function of its previous state. Typically, it uses XOR gates to combine bits from the shift register.
  - Applications: LFSRs are commonly used for generating pseudo-random sequences in applications like:
    - Test pattern generation.
    - Scrambling and descrambling data.
    - Cryptography.

• Error detection and correction schemes.

```
8. Design a 4-bit LFSR using Verilog.
    module lfsr 4bit (
       input wire clk,
       input wire rst,
       output reg [3:0] lfsr
    );
       initial begin
         lfsr = 4'b0001; // Initial seed value
       end
       always @(posedge clk or posedge rst) begin
         if (rst)
            lfsr <= 4'b0001; // Reset to initial seed
         else begin
            lfsr \le \{lfsr[2:0], lfsr[3] \land lfsr[1]\}; // Feedback polynomial <math>x \land 4 + x + 1
         end
       end
    endmodule
```

9. What is clock gating? What are its advantages?

Clock gating is a technique used to reduce power consumption by turning off the clock to portions of a circuit when they are not in use.

Advantages

- Reduces dynamic power consumption.
- Helps in minimizing heat generation in high-density circuits.
- Can improve overall circuit reliability by reducing unnecessary activity.
- 10. What is difference between a flop and a scan flop?
  - Flop (Flip-Flop): A basic storage element that captures and holds data on a clock edge. It has data and clock inputs, and an output.
  - Scan Flop: A specialized flip-flop designed for testing that includes additional circuitry to allow for scan testing. It has a scan input and scan output that enables shifting data in and out during test mode, allowing for easier test pattern application and fault detection.
- 11. What is burn-in test? Why is it done?

A burn-in test is a reliability testing process where devices are operated at elevated temperatures and voltages for an extended period to induce early failures. It helps identify weak components that are likely to fail early in their life cycle, improving long-term reliability and reducing warranty costs.

12. What do you mean by fault simulation?

Fault simulation is the process of simulating a circuit's behavior under fault conditions to determine how well the design can detect and recover from faults. It helps evaluate the effectiveness of the test coverage and the robustness of the design against possible faults.

- 13. Why do we have multiple clock domains in an RTL design?
  - Multiple clock domains are used to accommodate different operational frequencies or timing requirements in different parts of a design.
  - It allows for optimization of performance and power consumption, as each section of the design can run at its optimal frequency without forcing everything to operate at the same rate.